News Release from: AccelChip
Edited by the Electronicstalk Editorial Team on 10 January 2006
Software speeds algorithm development
AccelChip has announced the immediate availability of its 2006.1 version of AccelChip DSP Synthesis and AccelWare IP toolkits.
Note: Readers of the Editor’s free email newsletter will have read this news when it was announced. . It’s free!
AccelChip has announced the immediate availability of its 2006.1 version of AccelChip DSP Synthesis and AccelWare IP toolkits. New in 2006.1 is M2C-Accelerator, an option to AccelChip DSP Synthesis that extends the company's model-based design solution adding automatic generation of C++ verification models from Matlab. Prior to M2C-Accelerator, companies designing algorithms in Matlab that experienced excessive verification run times, or required system-level verification in a C environment, were required to manually convert Matlab models to C.
Now, this process is made automatic, fast and error-free with M2C-Accelerator.
Design teams are now able to develop algorithms faster and explore a range of architectural solutions in less time.
The C++ models generated by M2C-Accelerator can be used in Matlab, Simulink, Xilinx System Generator and stand-alone C verification environments.
AccelChip's M2C-Accelerator customers working on algorithms for applications such as 802.11 and global positioning satellites (GPS) have reported increased verification performance of up to 1000x using M2C-Accelerator in their C-based verification suites and up to 150x in Matlab simulations when compared with the current fixed-point Matlab run-times.
M2C-Accelerator provides improved fix-point verification speeds with easy-to-read C++ code, enabling more design iterations per day in a choice of model-based design environments.
The result is significant time savings for model development and time-to-market advantage over conventional design flows.
To streamline the process of targeting DSP algorithms to ASICs and FPGAs, the 2006.1 release of AccelChip DSP Synthesis also introduces a new feature called AccelProbe.
AccelProbe assists the automated floating-point to fixed-point conversion process by providing graphical feedback, including quantised signal-to-noise ratio and quantisation histogram reports on any variable in the design.
The AccelProbe feature can be used in conjunction with either fixed-point Matlab or fixed-point C simulations.
'Rapid verification at all levels of abstraction is the cornerstone of model-based design', said Bradley Armstrong, AccelChip's Vice President of Engineering.
'To reduce risk and development time, it is imperative each model used be a derivative of the golden source so that the end product matches the original specification'.
'Companies spend typically 10x their algorithm development time ensuring the algorithmic model, system-level model, RTL model and gate level models all represent the same design and we have seen many examples where costly re-spins were required when errors were not found up front'.
'With M2C-Accelerator, AccelChip now provides this level of security for companies that rely on C as part of their design flow'.
Version 2006.1 of AccelChip DSP Synthesis with IP-Explorer technology, M2C-Accelerator, Export System Generator and AccelWare IP Generator toolkits are all now shipping.
Current AccelChip maintenance customers will receive the new release at no additional fee.
M2C-Accelerator and Export System Generator are available as options to AccelChip DSP synthesis.
Pricing for AccelChip DSP Synthesis starts at $15,000 for a six month time-based licence.
Pricing for M2C-Accelerator starts at $5000 for a six month licence.
• AccelChip: contact details and other news
• Other news in Design and Development Software
• Email this news to a colleague
•
• RSS news feed for AccelChip
• RSS news feed for Design and Development Software
• Electronicstalk Home Page
Copyright © 2000-2006 Pro-Talk Ltd, UK. Based on news supplied by AccelChip - Subject: AccelChip DSP Synthesis and AccelWare IP